Monolithic Phase-Locked Loops and Clock Recovery Circuits
Home > Science, Technology & Agriculture > Electronics and communications engineering > Electronics engineering > Electronic devices and materials > Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design
Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design

Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design

|
     0     
5
4
3
2
1




International Edition


About the Book

Featuring an extensive 40 page tutorial introduction, this carefully compiled anthology of 65 of the most important papers on phase-locked loops and clock recovery circuits brings you comprehensive coverage of the field-all in one self-contained volume. You'll gain an understanding of the analysis, design, simulation, and implementation of phase-locked loops and clock recovery circuits in CMOS and bipolar technologies along with valuable insights into the issues and trade-offs associated with phase locked systems for high speed, low power, and low noise.

Table of Contents:
Preface. Design of Monolithic Phase-Locked Loops and Clock Recovery Circuits—A Tutorial (B. Razavi). BASIC THEORY. Theory of AFC Synchronization (W. Gruen). Color-Carrier Reference Phase Synchronization Accuracy in NTSC Color Television (D. Richman). Charge-Pump Phase-Locked Loops (F. Gardner). z-Domain Model for Discrete-Time PLLs (J. Hein & J. Scott). Analyze PLLs with Discrete Time Modeling (J. Kovacs). Properties of Frequency Difference Detectors (F. Gardner). Frequency Detectors for PLL Acquisition in Timing and Carrier Recovery (D. Messerschmitt). Analysis of Phase-Locked Timing Extraction Circuits for Pulse Code Transmission (E. Roza). Optimization of Phase-Locked Loop Performance in Data Recovery Systems (R. Co & J. Mulligan). Noise Properties of PLL Systems (V. Kroupa). PLL/DLL System Noise Analysis for Low Jitter Clock Synthesizer Design (B. Kim, et al.). Practical Approach Augurs PLL Noise in RF Synthesizers (M. O'Leary). The Effects of Noise in Oscillators (E. Hafner). A Simple Model of Feedback Oscillator Noise Spectrum (D. Leeson). Noise in Relaxation Oscillators (A. Abidi & R. Meyer). Analysis of Timing Jitter in CMOS Ring Oscillators (T. Weigandt, et al.). Analysis, Modeling, and Simulation of Phase Noise in Monolithic Voltage-Controlled Oscillators (B. Razavi). BUILDING BLOCKS. Start-up and Frequency Stability in High-Frequency Oscillators (N. Nguyen & R. Meyer). MOS Oscillators with Multi-Decade Tuning Range and Gigahertz Maximum Speed (M. Banu). A Bipolar 1 GHz Multi-Decade Monolithic Variable-Frequency Oscillator (J. Wu). A Digital Phase and Frequency Sensitive Detector (J. Brown). A 3-State Phase Detector Can Improve Your Next PLL Design (C. Sharpe). GaAs Monolithic Phase/Frequency Discriminator (I. Shahriary, et al.). A New Phase-Locked Loop Timing Recovery Method for Digital Regenerators (J. Bellisio). A Phase-Locked Loop with Digital Frequency Comparator for Timing Signal Recovery (J. Afonso, et al.). Clock Recovery from Random Binary Signals (J. Alexander). A Si Bipolar Phase and Frequency Detector IC for Clock Extraction up to 8 Gb/s (A. Pottbacker, et al.). A Self-Correcting Clock Recovery Circuit (C. Hogge). MODELING AND SIMULATION. An Integrated PLL Clock Generator for 275 MHz Graphic Displays (G. Gutierrez & D. DeSimone). The Macro Modeling of Phase-Locked Loopes for the SPICE Simulator (M. Sitkowski). Modeling and Simulation of an Analog Charge Pump Phase-Locked Loop (S. Can & Y. Sahinkaya). Mixed-Mode Simulation of Phase-Locked Loops (B. Antao, et al.). Behavioral Representation for VCO and Detectors in Phase-Lock Systems (E. Liu & A. Sangiovanni-Vincentelli). Behavioral Simulation Techniques for Phase/Delay-Locked Systems (A. Demir, et al.). PHASE-LOCKED LOOPS. A Monolithic Phase-Locked Loop with Detection Processor (E. Murthi). A 200-MHz CMOS Phase-Locked Loop with Dual Phase Detectors (K. Ware, et al.). High-Frequency Phase-Locked Loops in Monolithic Bipolar Technology (M. Soyuer & R. Meyer). A 6-GHz Integrated Phase-Locked Loop Using AlGaAs/GaAs Heterojunction Bipolar Transistors (A. Buchwald, et al.). A 6-GHz 60-mW BiCMOS Phase-Locked Loop with 2-V Supply (B. Razavi & J. Sung). Design of PLL-Based Clock Generation Circuits (D. Jeong). A Variable Delay Line PLL for CPU-Coprocessor Synchronization (M. Johnson & E. Hudson). A PLL Clock Generator with 5 to 110 MHz of Lock Range for Microprocessors (I. Young, et al.). A Wide-Bandwidth Low-Voltage PLL for PowerPC Microprocessors (J. Alvarez, et al.). A 30-128 MHz Frequency Synthesizer Standard Cell (R. Bitting & W. Repasky). Cell-Based Fully Integrated CMOS Frequency Synthesizers (D. Mijuskovic, et al.). Fully-Integrated CMOS Phase-Locked Loop with 15 to 240 MHz Locking Range and ±50 psec Jitter (I. Novof, et al.). PLL Design for a 500 MB/s Interface (M. Horowitz, et al.). CLOCK AND DATA RECOVERY CIRCUITS. An Analog PLL-Based Clock and Data Recovery Circuit with High Input Jitter Tolerance (S. Sun). A 30-MHz Hybrid Analog/Digital Clock Recovery Circuit in 2-μm CMOS (B. Kim, et al.). A BiCMOS PLL-Based Data Separator Circuit with High Stability and Accuracy (S. Miyazawa, et al.). A Versatile Clock Recovery Architecture and Monlithic Implementation (L. De Vito). A 155-MHz Clock Recovery Delay- and Phase-Locked Loop (T. Lee & J. Bulzacchelli). A Monolithic 156 Mb/s Clock and Data Recovery PLL Circuit using the Sample- and-Hold Technique (N. Ishihara & Y. Akazawa). A Monolithic 480 Mb/s Parallel AGC/Decision/Clock Recovery Circuit in 1.2-μm CMOS (T. Hu & P. Gray). A Monolithic 622 Mb/sec Clock Extraction and Data Retiming Circuit (B. Lai & R. Walker). A 660 Mb/s CMOS Clock Recovery Circuit with Instantaneous Locking for NRZ Data and Burst-Mode Transmission (M. Banu & A. Dunlop). A Monolithic 2.3-Gb/s 100-mW Clock and Data Recovery Circuit in Silicon Bipolar Technology (M. Soyuer). A 50 MHz Phase- and Frequency-Locked Loop (R. Cordell, et al.). NMOS ICs for Clock and Data Regeneration in Gigabit-per-Second Optical-Fiber Receivers (S. Enam & A. Abidi). A PLL-Based 2.5-Gb/s Clock and Data Regenerator IC (H. Ransijn & P. O'Connor). A 2.5-Gb/sec 15-mW BiCMOS Clock Recovery Circuit (B. Razavi & J. Sung). An 8 GHz Silicon Bipolar Clock Recovery and Data Regenerator IC (A. Pottbacker & U. Langmann). Author Index. Subject Index. Editor's Biography.


Best Sellers


Product Details
  • ISBN-13: 9780780311497
  • Publisher: John Wiley & Sons Inc
  • Binding: Paperback
  • Language: English
  • Returnable: N
  • Spine Width: 31 mm
  • Weight: 1219 gr
  • ISBN-10: 0780311493
  • Publisher Date: 04 Apr 1996
  • Height: 286 mm
  • No of Pages: 508
  • Returnable: N
  • Sub Title: Theory and Design
  • Width: 220 mm


Similar Products

Add Photo
Add Photo

Customer Reviews

REVIEWS      0     
Click Here To Be The First to Review this Product
Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design
John Wiley & Sons Inc -
Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design
Writing guidlines
We want to publish your review, so please:
  • keep your review on the product. Review's that defame author's character will be rejected.
  • Keep your review focused on the product.
  • Avoid writing about customer service. contact us instead if you have issue requiring immediate attention.
  • Refrain from mentioning competitors or the specific price you paid for the product.
  • Do not include any personally identifiable information, such as full names.

Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design

Required fields are marked with *

Review Title*
Review
    Add Photo Add up to 6 photos
    Would you recommend this product to a friend?
    Tag this Book Read more
    Does your review contain spoilers?
    What type of reader best describes you?
    I agree to the terms & conditions
    You may receive emails regarding this submission. Any emails will include the ability to opt-out of future communications.

    CUSTOMER RATINGS AND REVIEWS AND QUESTIONS AND ANSWERS TERMS OF USE

    These Terms of Use govern your conduct associated with the Customer Ratings and Reviews and/or Questions and Answers service offered by Bookswagon (the "CRR Service").


    By submitting any content to Bookswagon, you guarantee that:
    • You are the sole author and owner of the intellectual property rights in the content;
    • All "moral rights" that you may have in such content have been voluntarily waived by you;
    • All content that you post is accurate;
    • You are at least 13 years old;
    • Use of the content you supply does not violate these Terms of Use and will not cause injury to any person or entity.
    You further agree that you may not submit any content:
    • That is known by you to be false, inaccurate or misleading;
    • That infringes any third party's copyright, patent, trademark, trade secret or other proprietary rights or rights of publicity or privacy;
    • That violates any law, statute, ordinance or regulation (including, but not limited to, those governing, consumer protection, unfair competition, anti-discrimination or false advertising);
    • That is, or may reasonably be considered to be, defamatory, libelous, hateful, racially or religiously biased or offensive, unlawfully threatening or unlawfully harassing to any individual, partnership or corporation;
    • For which you were compensated or granted any consideration by any unapproved third party;
    • That includes any information that references other websites, addresses, email addresses, contact information or phone numbers;
    • That contains any computer viruses, worms or other potentially damaging computer programs or files.
    You agree to indemnify and hold Bookswagon (and its officers, directors, agents, subsidiaries, joint ventures, employees and third-party service providers, including but not limited to Bazaarvoice, Inc.), harmless from all claims, demands, and damages (actual and consequential) of every kind and nature, known and unknown including reasonable attorneys' fees, arising out of a breach of your representations and warranties set forth above, or your violation of any law or the rights of a third party.


    For any content that you submit, you grant Bookswagon a perpetual, irrevocable, royalty-free, transferable right and license to use, copy, modify, delete in its entirety, adapt, publish, translate, create derivative works from and/or sell, transfer, and/or distribute such content and/or incorporate such content into any form, medium or technology throughout the world without compensation to you. Additionally,  Bookswagon may transfer or share any personal information that you submit with its third-party service providers, including but not limited to Bazaarvoice, Inc. in accordance with  Privacy Policy


    All content that you submit may be used at Bookswagon's sole discretion. Bookswagon reserves the right to change, condense, withhold publication, remove or delete any content on Bookswagon's website that Bookswagon deems, in its sole discretion, to violate the content guidelines or any other provision of these Terms of Use.  Bookswagon does not guarantee that you will have any recourse through Bookswagon to edit or delete any content you have submitted. Ratings and written comments are generally posted within two to four business days. However, Bookswagon reserves the right to remove or to refuse to post any submission to the extent authorized by law. You acknowledge that you, not Bookswagon, are responsible for the contents of your submission. None of the content that you submit shall be subject to any obligation of confidence on the part of Bookswagon, its agents, subsidiaries, affiliates, partners or third party service providers (including but not limited to Bazaarvoice, Inc.)and their respective directors, officers and employees.

    Accept

    New Arrivals

    Inspired by your browsing history


    Your review has been submitted!

    You've already reviewed this product!